Please use this identifier to cite or link to this item:
Title: VLSI implementation of timing and control unit (TCU) for memory processor ALU system
Authors: Noorbasha, Fazal
Item type: Conference publication
Subjects: Technology
Issue Date: 3-Feb-2015
Date of availability: 3-Feb-2015
Publisher: Νερατζής, Ηλίας
Σιανούδης, Ιωάννης
Abstract: This paper describes the analysis and modeling of timing and control unit (TCU) for memory processor ALU system, to improve the microprocessor ALU arithmetic and logic operations performance. The system blocks and the behavior of all the blocks are defined and the logical design is implemented in gate level in the design phase. Then the logical circuits are simulated and all of the subunits are converted into FPGA and VLSI CMOS layout. The TCU and Data Stack Swap (DSS) have been integrated in 0.12μm, 90nm CMOS technology. The CMOS logic design is preferred for implement low leakage and high-speed model. In this paper, the functioning of TCU, DSS operations with ALU, the design steps and the obtained results are explained. The main achievement is the implementation is single operations per a single clock cycle as well as double operations per a single clock cycle can perform with respect to select the TCU mode.
Language: English
Citation: Noorbasha, F. (2012). VLSI implementation of timing and control unit (TCU) for memory processor ALU system. "e-Journal of Science & Technology". [Online] 7(2): 49-55. Available from:
Journal: e-Περιοδικό Επιστήμης & Τεχνολογίας
e-Journal of Science & Technology
Type of Journal: With a review process (peer review)
Access scheme: Publicly accessible
License: Αναφορά Δημιουργού-Μη Εμπορική Χρήση-Όχι Παράγωγα Έργα 3.0 Ηνωμένες Πολιτείες
Appears in Collections:Τόμος 07, τεύχος 2 (2012)

Files in This Item:
File Description SizeFormat 
Fasal_25.pdf330.72 kBAdobe PDFView/Open

This item is licensed under a Creative Commons License Creative Commons